## Synchronous FIFO with LUT, BRAM or DRAM Implementation Modes on FPGA

Controller on PL/PS

Summer, 2019 Project Final Report

Giorgi Aptsiauri

San Diego State University

#### Author Note

Project Funded by SDSU Georgia

Project Mentor: Dr. Amir Alimohammad

# Contents

| Learning Objectives Fulfilled                                                           |
|-----------------------------------------------------------------------------------------|
| FIFO Summary                                                                            |
| Downloads Required                                                                      |
| How to build and run the FIFO?6                                                         |
| PL_LUT and PL_BRAM6                                                                     |
| Principle of Operation                                                                  |
| Steps8                                                                                  |
| PS_BRAM                                                                                 |
| Principle of Operation                                                                  |
| Steps                                                                                   |
| PS_DRAM                                                                                 |
| Principle of Operation                                                                  |
| Steps                                                                                   |
| Appendix A: FIFO simulation results                                                     |
| Simply Writing to the FIFO                                                              |
| Writing to the FIFO until it fills up                                                   |
| Writing to the FIFO while it is full and a read is takin place in the same clock cycle. |
| <br>                                                                                    |

# **Learning Objectives Fulfilled**

In this project, I researched:

- A Verilog design implementation on Xilinx FPGA boards.
- Using PL/PS sides of Xilinx FPGA evaluation boards such as *MiniZed* and *ZedBoard*, separately and together (PL/PS).
- Creating/Using AXI interfaces for data exchange between PL and PS sides of the FPGA boards.
- Building block design diagrams using *Vivado IDE* that synthesize and implement successfully for the aforementioned boards.
- Utilizing different memory types on Xilinx FPGAs, particularly, from PL or PS side, using Verilog HDL or C programming language running on a single ARM core, respectively.
- Lastly and most importantly, using all previous items to understand and build a
  synchronous FIFO with read/write capability in the same clock cycle, with three memory
  implementation modes (LUT, BRAM, DRAM), design running either on FPGA fabric or
  as a bare-metal application on a single ARM core. More information about this in the

  Summary section.

# **FIFO Summary**

The FIFO I designed for this project works on *MiniZed board* and supports the following combinations of controller side and memory types:

- 1. PL-LUT: FIFO controller written In Verilog and running on PL, memory type used is distributed RAM, i.e. LUTs.
- 2. PL-BRAM: FIFO controller written In Verilog and running on PL, memory type used is block RAM residing on FPGA fabric, i.e. BRAM.
- 3. PS-DRAM: FIFO controller written in C and running on PS, memory type used is dynamic RAM residing on the FPGA board, *but* as an independent chip.
- 4. PS-DRAM: FIFO controller written in C and running on PS, memory type used is block RAM residing on FPGA fabric, i.e. BRAM.

NOTE: not all combinations are feasible to implement, for example, PL-DRAM because DRAM chip is not connected to the FPGA fabric directly on *MiniZed* board which was the main board used for this project. So, the *Memory Interface Generator* in *Vivado* block design tool would not work to generate signals to control the DRAM chip.

Similar argument goes for PS-LUT. There is no easy way to create an LUT-based memory in the FPGA fabric and be able to read/write from and to it from an ARM core using C.

# **Downloads Required**

The project was built using *Vivado IDE 2019.1.1* version, so this or later version is required. *Putty* is also required for PS\_BRAM and PS\_DRAM testing.

Download the code zip file from <a href="here">here</a>.

#### How to build and run the FIFO?

#### PL\_LUT and PL\_BRAM

# **Principle of Operation**

PL\_LUT and PL\_BRAM FIFOs are very similar. In fact, the code for these two versions are identical. The only difference, however, is how RAM, i.e., memory for the FIFO is instantiated. To use BRAM or LUTs for the memory, Verilog *ramstyle* directives, "*block*" or "distributed" are used, respectively. For example, open the following file, from the Sources tab, to view how *ramstyle* directive is used for BRAM instantiation:



Figure 1: PL BRAM.v constains FIFO controller and BRAM memory instantiation code.

Line 29 (Fig. 2) instantiates BRAM for the FIFO which is controlled by the rest of the code in the same file. As you can see, "block" is used for BRAM.

```
/* instantiate the memory based on
the selected implementation mode. BRAMs in this case */
(* ram_style = "block" *) reg [D_WIDTH-1:0] ram[D_DEPTH-1:0];
```

Figure 2: ramstyle directive usage example

A very important note is about the system clock. MiniZed does not have an on-board clock on PL side. So, we have to use a PS clock. For that, in the block design of PL\_BRAM version, for example, clock signal is extracted from the Zynq Processing System and used as an



Figure 3: clock extraction from Zynq PS.

input clock to the FIFO. Fig. 3 illustrates a snippet of code from the code which handles clock extraction from PS.

This FIFO can be used as a part of bigger project which needs a customizable FIFO. For that, that project must be able to control the signals of this FIFO, like read/write enable, clock, reset, and input data.

For the behavior of this FIFO, please see *appendix A* for **simulation results**.

# **Steps**

PL\_LUT and PL\_BRAM versions of this FIFO are the easiest to build and run. Now, we will take a look at how we can build these two and download it to a **MiniZed** board.

**Step 1**: unarchive the downloaded project .zip file to desktop or any folder which <u>does</u>

not contain spaces in its path. Remember, *Vivado* requires project directories to be short and not to contain any space. Thus, desktop is a safe place to unarchive this project.

Step 2: double-click on FIFO MiniZed.xpr to open the project in Vivado.



Figure 4: step 2, open the project in Vivado

**Step 3**: in *Project Manager*, under *Sources*, double-click on *FIFO (FIFO.v)* to open the top-level module.



Figure 5: top-level module

**Step 4**: now, you are going to open the top-level module of the FIFO (Fig. 6) which contains the rest of the code under it in *Vivado*'s file hierarchy. If you take a look at *line 33*, it is already set to compile as *PL\_LUT*. For the sake of demonstration, let us change to *PL\_BRAM* and proceed. To compile the FIFO in *PL\_BRAM* implementation mode, update the code on *line 33*, from

```
_parameter_ MODE _=_ `PL_LUT.). // SPECIFY default implementation mode here

to
_parameter_ MODE _=_ `PL_BRAM.). // SPECIFY default implementation mode here
```

and press *Ctrl+s* to save the file. Note, how *Vivado* updated the file hierarchy under the *Sources* tab as you changed this line of code and saved it.

Note, the constants "PL\_LUT" and "PL\_BRAM" are defined as macros at the beginning of this file using *one-hot encoding*. Same goes for "PS\_BRAM" and "PS\_DRAM" constants, but more on this later.

NOTE that simply changing the implementation mode to "*PS\_BRAM*" and "*PS\_DRAM*" will NOT work. Now, we are only describing how to make the FIFO work on FPGA fabric (i.e. PL).



Figure 6: updating implementation mode

**Step 5:** after step 4, the code is ready to be compiled as PL\_BRAM. Now in the bottom left corner, click on *Generate Bitstream* to start synthesis, implementation and bitstream generation tasks.

Click "Yes" to tell Vivado to start Synthesis task all over again.



Figure 7: new synthesis task required after editing the code

Now, click "OK" to start the process.



This process will take a few minutes.

**Step 6**: Once bitstream generation finishes, you will get a window like in Fig. 8. Now, we need to download the code to *MiniZed* board. Connect your board to the computer using a Mini USB cable. Choose "*Open Hardware Manager*" as it is in Fig. 3, and press *OK*. Next, click on "Program Device". And, the FIFO which uses *BRAM* must be running on your board, at this point.



Figure 8: bitstream generation finished successfully

#### **PS BRAM**

# **Principle of Operation**

PS\_BRAM version of this FIFO uses Zynq PS where from a C code, AXI transactions are initiated to GP0 and GP1 ports. We use GP0 port for writing to the FIFO and GP1 for reading from it. This way, the maximum achievable bandwidth is massive enough to accommodate most applications' needs. These ports are then connected to two BRAM controllers through AXI interconnect which separately control BRAM itself which is configured as dual-port memory. The low and high addresses of these ports are given in *Address Editor* in Xilinx block design tool. They are configured as per *Zynq* manual and, thus, are guaranteed to work.

The given C code for PS\_BRAM also contains testing part which is located in the "main()" block.

Note that C code was adapted from the Verilog version, so as many features of the FIFO are preserved as it was possible. Once again, the features of the FIFO are demonstrated in *Appendix A: FIFO simulation results*, at the end of this report.

You may view the block design for PS\_BRAM in Vivado, under Sources. See Fig. 9.



Figure 9: PS BRAM BD

# **Steps**

I will skip detailed steps as it was already shown in the previous section.

- **Step 1**: change the implementation mode to PS\_BRAM in *FIFO.v* file.
- **Step 2**: generate bitstream and download it to the board.
- **Step 3**: export the generated hardware to the project directory as shown in Fig. 10.



Figure 10: export hardware

Check "include bitstream" and click OK. Click on YES or OK on every prompt.

**Step 4**: Click on "*Launch SDK*" in *File > Launch SDK*. Again, click on YES or OK on every prompt. At this point, Xilinx SDK will open up, where we will create a project, add C code, resolve dependencies and run it on the ARM core.

Step 5: Create an application project as shown in Fig. 11.



Figure 11: creating application project

Name the project "PS\_BRAM" as shown in Fig. 12, and press Finish.



Figure 12: PS BRAM application project

**Step 6**: now, if you look under "system.hdf" file, you will see BRAM memory read/write ports that we set up in the block design in Xilinx Vivado IDE. See Fig. 13. You may convince yourself that the low and high addresses of these ports match the ones we set up in Vivado by opening the PS\_BRAM block diagram in Vivado and checking address editor. You may check Fig. 14, which shows address editor information.



Figure 13: BRAM read/write ports



Figure 14: ports match

With this at hand, you may copy the contents of "PS\_BRAM.c" file, that you downloaded, to "PS\_BRAM > src > helloworld.c" file under Project Explorer of SDK. And, lastly, change the file name from "helloworld.c" to "PS\_BRAM.c". See Fig. 14 for final results.



Figure 15: code ready to download to the ARM core

As you can see, everything is fine in the SDK, except for "ps7 init.h".

**Step 7**: resolve dependencies and download the code to the board. To resolve the "ps7\_init.h" dependency, drag it from "FIFO\_hw\_platform\_0" under Project Explorer to "PS\_BRAM > src". This will resolve the dependency.

**Step 8**: now the PS\_BRAM version is ready to be launched on the ARM core. For this, simply press the green play-like button which will launch the program on the board. Optionally, you may set up a Putty serial session before downloading the code to the board. This way, you will see the FIFO in action as items are read from it in the order they were written to it.

#### **PS DRAM**

# **Principle of Operation**

PS\_DRAM is almost identical to PS\_BRAM version, except, there is no complicated block design. In fact, the *Zynq* PS configuration for PS\_DRAM is nothing but what we get by running design automation after placing Zynq Processing System in the workplace. This is enough because DDR memory get connected to the PS after running design automation.

After that, Xilinx SDK gives us a low and high address of the DRAM memory. In fact, we can write to the memory and read from it just like we would do in regular C programming, using pointers.

## **Steps**

The steps to build and run PS\_DRAM version of this FIFO is almost the same as for PS\_BRAM. Thus, we will skip most of it. Follow steps 1-5 from PS\_BRAM, but, set the implementation mode to PS\_DRAM in FIFO.v top-level wrapper. During project creating in SDK, name it "PS\_DRAM".

After copying the contents of "PS\_DRAM.c" from the downloaded file to "helloworld.c" in your newly created project in SDK, you may change its name to "PS\_DRAM.c" for readability. This time, you should not have any unresolved dependencies, which is good. If you have, it should be easy to resolve them because all you would need to do is to find those files in the project tree and copy them to the *src* folder of your PS\_DRAM project.

Finally, you may start a Putty session, and click the green play-like button at the top to download the code to the PS. In your serial connection, you would see messages as items are read from the FIFO in the same order as they were written to it.

#### Appendix A: FIFO simulation results

### **Step 1) Simply Writing to the FIFO**

#### Code snippet from the testbench:

```
1.
    // generate clock
2.
       initial i clk = 0;
3.
       always \#5 i_clk = \simi_clk; // period of 10
4.
5.
       initial begin
         // resetting the FIFO before writing anything to it
6.
          #1 i rst = 1; #5 i rst = 0;
7.
8.
9.
          for (i = 0; i < 8; i = i + 1)
10.
          begin
11.
            @(posedge i_clk);
12.
            #1 i wren = 1; i rden = 0;
13.
            #3 i_{data} = i;
14.
          end
15.
       #50 $stop;
16.
       End
```

#### Waveform from Xilinx Vivado simulator:



In an attempt to write 8 items to the FIFO, we got "o\_full" flag asserted as the 7<sup>th</sup> item was written (indicated by the red arrow at **85ns**). At this point, any further write the FIFO will

cause the "o\_over\_error" to be set which indicates to the upper level module that an overflow occurred in the FIFO memory.

The reason the FIFO filled up at the 7<sup>th</sup> item originates from how the "o\_full" flag is computed in the HDL code, namely: assign. o\_full == (next\_wr\_addr == rd\_pointer\_addr.).;

When the write pointer catches up with the read pointer, and there is only one unwritten cell of memory in the FIFO, and that's when it can definitely be deduced that the FIFO is full. This way of computing the "o\_full" signal comes at the cost of leaving one last memory cell unused. This also implies that the FIFO will be able to hold "the-memory-depth-minus-one" number of items at maximum.

Additionally, as the FIFO was full and a write was still made, the overflow flag, "o\_over\_error", was set (indicated by the green arrow at *95ns*)! Note, that even though the error was bound to occur, the input data was still written to the FIFO, i.e., '07' was written to ram[07]. At this point, the FIFO is in an error state and it must be reset via the "i\_rst" signal to come back to a working state.

Step 2) Writing to the FIFO until it fills up

#### Code snippet from the testbench:

```
1. // generate clock
2.
       initial i clk = 0;
3.
       always #5 i_clk = \simi_clk; // period of 10
4.
5.
       initial begin
         #1 i rst = 1; #5 i rst = 0;
6.
          #1 i wren = 1; i rden = 0;
7.
8.
9.
          for (i = 0; i < 7; i = i + 1)
10.
          begin
11.
            @(posedge i clk);
12.
            i data = i;
13.
          end
14.
15.
          // disable the write signal
16.
          #1 i wren = 0; i rden = 0;
```



#### Waveform from Xilinx Vivado simulator:

the seventh item is written to the FIFO, the "o full" signal goes high. At this moment, the 8<sup>th</sup> memory cell, ram[7], is empty and the reason is the same as above, it is just my way of computing the "o full"

flag. As the 7<sup>th</sup> item was written, I set the "i wren" signal to low, to prevent FIFO from entering an error state.

Now that the FIFO is full, I would like to test an interesting feature of this design, namely, the ability to perform reading and writing simultaneously in the same clock cycles while it is full.

Please observe the following snippet from the HDL which describes how the write pointer is handled:

```
1.
       // handle the write pointer
2.
       always @(posedge i clk)
3.
       if (i rst)
4.
          begin
            wr_pointer addr <= 0;
5.
6.
            o_over_error <= 0;
7.
          end else if (i wren)
8.
9.
            // Update the FIFO write address pointer any time a write is made to
10.
            // the FIFO and it's not FULL.
11.
            // OR any time a write is made to the FIFO at the same time a
12.
            // read is made from the FIFO.
13.
14.
            if ((!o full)||(i rden))
```

```
    15. wr_pointer_addr <= (wr_pointer_addr + 1'b1);</li>
    16. else

            o_over_error <= 1'b1;</li>

    18. end
```

Namely, the comment (line 9 to line 13) and line 14. Even though the FIFO can be full, if the "i\_rden" signal is high, i.e., a read is taking place in the same clock cycle as a write is requested, the FIFO can *legally* process a write without entering an error state.

Let us now test it in the following step. The next step will also demonstrate how the read and write pointers wrap around to form a "circular FIFO".

# Step 3) Writing to the FIFO while it is full and a read is takin place in the same clock cycle

#### Code snippet from the testbench:

```
1. // generate clock
2.
       initial i clk = 0;
3.
       always #5 i clk = \simi clk; // period of 10
4.
5.
       initial begin
          #1 i rst = 1; #5 i rst = 0;
6.
7.
          #1 i wren = 1; i rden = 0;
8.
9.
          for (i = 0; i < 7; i = i + 1)
10.
          begin
11.
            @(posedge i clk);
12.
            i data = i;
13.
          end
14.
15.
          // disable the write signal
16.
          #1 i_wren = 0; i_rden = 0;
17.
18.
          // a gap on the waveform
19.
          repeat (3) @(posedge i clk);
20.
21.
22.
23.
          // enable both, write signal and read signal
          #1 i wren = 1; i rden = 1;
24.
25.
          for (i = 6; i \ge 0; i = i - 1)
26.
          begin
27.
            @(posedge i_clk);
28.
            i data = i;
29.
          end
30.
31.
          // disable both, write signal and read signal
          #1 i wren = 0; i rden = 0;
```

## Waveform from Xilinx Vivado simulator:



This waveform is the same as the last one until *106ns*. Then, as the FIFO is full, I enable both "i\_wren" and "i\_wren" to perform read and write from and to the FIFO in the same clock cycles. In this manner, observe that the FIFO stays full ("o\_full" flag is high), BUT, overflow does not occur.

A similar procedure can be followed to produce similar results when the FIFO is empty, i.e., read and write in the same clock cycles while there is only one item written to the FIFO.